When.com Web Search

Search results

  1. Results From The WOW.Com Content Network
  2. Flip-flop (electronics) - Wikipedia

    en.wikipedia.org/wiki/Flip-flop_(electronics)

    The difference is that NAND logical gates are used in the gated D latch, while SR NAND latches are used in the positive-edge-triggered D flip-flop. The role of these latches is to "lock" the active output producing low voltage (a logical zero); thus the positive-edge-triggered D flip-flop can also be thought of as a gated D latch with latched ...

  3. NAND logic - Wikipedia

    en.wikipedia.org/wiki/NAND_logic

    A CMOS transistor NAND element. V dd denotes positive voltage.. In CMOS logic, if both of the A and B inputs are high, then both the NMOS transistors (bottom half of the diagram) will conduct, neither of the PMOS transistors (top half) will conduct, and a conductive path will be established between the output and Vss (ground), bringing the output low.

  4. List of 7400-series integrated circuits - Wikipedia

    en.wikipedia.org/wiki/List_of_7400-series...

    3 triple 3-input NAND gate 14 SN74LS10: 74x11 3 triple 3-input AND gate 14 SN74LS11: 74x12 3 triple 3-input NAND gate open-collector 14 SN74LS12: 74x13 2 dual 4-input NAND gate Schmitt trigger: 14 SN74LS13: 74x14 6 hex inverter gate Schmitt trigger 14 SN74LS14: 74x15 3 triple 3-input AND gate open-collector 14 SN74LS15: 74x16 6 hex inverter gate

  5. Excitation table - Wikipedia

    en.wikipedia.org/wiki/Excitation_table

    In order to complete the excitation table of a flip-flop, one needs to draw the Q(t) and Q(t + 1) for all possible cases (e.g., 00, 01, 10, and 11), and then make the value of flip-flop such that on giving this value, one shall receive the input as Q(t + 1) as desired.

  6. Truth table - Wikipedia

    en.wikipedia.org/wiki/Truth_table

    A truth table is a mathematical table used in logic—specifically in connection with Boolean algebra, Boolean functions, and propositional calculus—which sets out the functional values of logical expressions on each of their functional arguments, that is, for each combination of values taken by their logical variables. [1] In particular ...

  7. Talk:Flip-flop (electronics) - Wikipedia

    en.wikipedia.org/wiki/Talk:Flip-flop_(electronics)

    This is because the RS latch is plagued by the undefined condition which is resolved in the JK and D latches. The sequence is natural. 15. The NAND implementation of the gated SR latch is not shown and it should be for completeness and consistency. 16. The image entitled "A JK flip-flop made of NAND gates" is horrendous.

  8. Triple modular redundancy - Wikipedia

    en.wikipedia.org/wiki/Triple_modular_redundancy

    3-input majority gate using 4 NAND gates. The 3-input majority gate output is 1 if two or more of the inputs of the majority gate are 1; output is 0 if two or more of the majority gate's inputs are 0. Thus, the majority gate is the carry output of a full adder, i.e., the majority gate is a voting machine. [7]

  9. Metastability (electronics) - Wikipedia

    en.wikipedia.org/wiki/Metastability_(electronics)

    A simple example of metastability can be found in an SR NOR latch, when both Set and Reset inputs are true (R=1 and S=1) and then both transition to false (R=0 and S=0) at about the same time. Both outputs Q and Q are initially held at 0 by the simultaneous Set and Reset inputs.