When.com Web Search

Search results

  1. Results From The WOW.Com Content Network
  2. ECC memory - Wikipedia

    en.wikipedia.org/wiki/ECC_memory

    Some ECC-enabled boards and processors are able to support unbuffered (unregistered) ECC, but will also work with non-ECC memory; system firmware enables ECC functionality if ECC memory is installed. ECC may lower memory performance by around 2–3 percent on some systems, depending on the application and implementation, due to the additional ...

  3. Registered memory - Wikipedia

    en.wikipedia.org/wiki/Registered_memory

    One 64 GiB DDR5-4800 ECC 1.1 V registered DIMM (RDIMM) Example of an unregistered DIMM (UDIMM) Registered memory (also called buffered memory) is computer memory that has a register between the DRAM modules and the system's memory controller. A registered memory module places less electrical load on a memory controller than an unregistered one.

  4. Memory scrubbing - Wikipedia

    en.wikipedia.org/wiki/Memory_scrubbing

    The normal memory reads issued by the CPU or DMA devices are checked for ECC errors, but due to data locality reasons they can be confined to a small range of addresses and keeping other memory locations untouched for a very long time. These locations can become vulnerable to more than one soft error, while scrubbing ensures the checking of the ...

  5. DDR4 SDRAM - Wikipedia

    en.wikipedia.org/wiki/DDR4_SDRAM

    A 16GB [1] DDR4 SO-DIMM module by Micron. DDR4 memory is supplied in 288-pin dual in-line memory modules (DIMMs), similar in size to 240-pin DDR3 DIMMs. DDR4 RAM modules feature pins that are spaced more closely at 0.85 mm compared to the 1.0 mm spacing in DDR3, allowing for a higher pin density within the same standard DIMM length of 133.35 mm ...

  6. Chipkill - Wikipedia

    en.wikipedia.org/wiki/Chipkill

    [1] [2] One simple scheme to perform this function scatters the bits of a Hamming code ECC word across multiple memory chips, such that the failure of any single memory chip will affect only one ECC bit per word. This allows memory contents to be reconstructed despite the complete failure of one chip.

  7. Machine-check exception - Wikipedia

    en.wikipedia.org/wiki/Machine-check_exception

    It records memory errors, using the EDAC tracing events. EDAC is a Linux kernel subsystem that handles detection of ECC errors from memory controllers for most chipsets on i386 and x86_64 architectures. EDAC drivers for other architectures like arm also exists.

  8. DDR SDRAM - Wikipedia

    en.wikipedia.org/wiki/DDR_SDRAM

    The number of chips is a multiple of 8 for non-ECC modules and a multiple of 9 for ECC modules. Chips can occupy one side (single sided) or both sides (dual sided) of the module. The maximal number of chips per DDR module is 36 (9×4) for ECC and 32 (8x4) for non-ECC. ECC vs non-ECC Modules that have error-correcting code are labeled as ECC.

  9. Memory timings - Wikipedia

    en.wikipedia.org/wiki/Memory_timings

    On DDR3 and DDR4 DIMM modules, this chip is a PROM or EEPROM flash memory chip and contains the JEDEC-standardized timing table data format. See the SPD article for the table layout among different versions of DDR and examples of other memory timing information that is present on these chips.