When.com Web Search

Search results

  1. Results From The WOW.Com Content Network
  2. List of 7400-series integrated circuits - Wikipedia

    en.wikipedia.org/wiki/List_of_7400-series...

    3 triple 3-input NAND gate 14 SN74LS10: 74x11 3 triple 3-input AND gate 14 SN74LS11: 74x12 3 triple 3-input NAND gate open-collector 14 SN74LS12: 74x13 2 dual 4-input NAND gate Schmitt trigger: 14 SN74LS13: 74x14 6 hex inverter gate Schmitt trigger 14 SN74LS14: 74x15 3 triple 3-input AND gate open-collector 14 SN74LS15: 74x16 6 hex inverter gate

  3. 7400-series integrated circuits - Wikipedia

    en.wikipedia.org/wiki/7400-series_integrated...

    The first part number in the series, the 7400, is a 14-pin IC containing four two-input NAND gates. Each gate uses two input pins and one output pin, with the remaining two pins being power (+5 V) and ground. This part was made in various through-hole and surface-mount packages, including flat pack and plastic/ceramic dual in-line.

  4. XNOR gate - Wikipedia

    en.wikipedia.org/wiki/XNOR_gate

    The (now obsolete) 74S135 implemented four two-input XOR/XNOR gates or two three-input XNOR gates. Both the TTL 74LS implementation, the 74LS266, as well as the CMOS gates (CD4077, 74HC4077 and 74HC266 and so on) are available from most semiconductor manufacturers such as Texas Instruments or NXP , etc. [ 2 ] They are usually available in both ...

  5. AND-OR-invert - Wikipedia

    en.wikipedia.org/wiki/AND-OR-Invert

    Real world examples of an 3-3 AOI gate is found in the SN74LS51 logic IC (see further below). [5] The 3-3 AOI gate can be represented by the following boolean equation and truth table: = () ¯. Its logic table would have 64 entries, but is not shown.

  6. NAND logic - Wikipedia

    en.wikipedia.org/wiki/NAND_logic

    If the truth table for a NAND gate is examined or by applying De Morgan's laws, it can be seen that if any of the inputs are 0, then the output will be 1. To be an OR gate, however, the output must be 1 if any input is 1. Therefore, if the inputs are inverted, any high input will trigger a high output.

  7. Triple modular redundancy - Wikipedia

    en.wikipedia.org/wiki/Triple_modular_redundancy

    The 3-input majority gate output is 1 if two or more of the inputs of the majority gate are 1; output is 0 if two or more of the majority gate's inputs are 0. Thus, the majority gate is the carry output of a full adder, i.e., the majority gate is a voting machine. [7] The 3-input majority gate can be represented by the following boolean ...

  8. Logic family - Wikipedia

    en.wikipedia.org/wiki/Logic_family

    Propagation delay is the time taken for a two-input NAND gate to produce a result after a change of state at its inputs. Toggle speed represents the fastest speed at which a J-K flip flop could operate. Power per gate is for an individual 2-input NAND gate; usually there would be more than one gate per IC package. Values are very typical and ...

  9. Toffoli gate - Wikipedia

    en.wikipedia.org/wiki/Toffoli_gate

    An input-consuming logic gate L is reversible if it meets the following conditions: (1) L(x) = y is a gate where for any output y, there is a unique input x; (2) The gate L is reversible if there is a gate L´(y) = x which maps y to x, for all y. An example of a reversible logic gate is a NOT, which can be described from its truth table below: