When.com Web Search

Search results

  1. Results From The WOW.Com Content Network
  2. Substrate mapping - Wikipedia

    en.wikipedia.org/wiki/Substrate_mapping

    Substrate mapping (or wafer mapping) is a process in which the performance of semiconductor devices on a substrate is represented by a map showing the performance as a colour-coded grid. The map is a convenient representation of the variation in performance across the substrate, since the distribution of those variations may be a clue as to ...

  3. Wafer fabrication - Wikipedia

    en.wikipedia.org/wiki/Wafer_fabrication

    Wafer fabrication is a procedure composed of many repeated sequential processes to produce complete electrical or photonic circuits on semiconductor wafers in a semiconductor device fabrication process. Examples include production of radio frequency amplifiers, LEDs, optical computer components, and microprocessors for computers. Wafer ...

  4. Wafer (electronics) - Wikipedia

    en.wikipedia.org/wiki/Wafer_(electronics)

    In electronics, a wafer (also called a slice or substrate) [1] is a thin slice of semiconductor, such as a crystalline silicon (c-Si, silicium), used for the fabrication of integrated circuits and, in photovoltaics, to manufacture solar cells. The wafer serves as the substrate for microelectronic devices built in and upon

  5. List of electronic component packaging types - Wikipedia

    en.wikipedia.org/wiki/List_of_electronic...

    Fan-out wafer-level packaging: Variation of WLCSP. Like a BGA package but with the interposer built directly atop the die and encapsulated alongside it. eWLB: Embedded wafer level ball grid array: Variation of WLCSP. MICRO SMD-Chip-size package (CSP) developed by National Semiconductor [21] COB: Chip on board: Bare die supplied without a package.

  6. Three-dimensional integrated circuit - Wikipedia

    en.wikipedia.org/wiki/Three-dimensional...

    There are several methods for 3D IC design, including recrystallization and wafer bonding methods. There are two major types of wafer bonding, Cu-Cu connections (copper-to-copper connections between stacked ICs, used in TSVs) [18] [19] and through-silicon via (TSV). 3D ICs with TSVs may use solder microbumps, small solder balls as an interface between two individual dies in a 3D IC. [20]

  7. Integrated circuit design - Wikipedia

    en.wikipedia.org/wiki/Integrated_circuit_design

    Roughly saying, digital IC design can be divided into three parts. Electronic system-level design: This step creates the user functional specification. The user may use a variety of languages and tools to create this description. Examples include a C/C++ model, VHDL, SystemC, SystemVerilog Transaction Level Models, Simulink, and MATLAB.

  8. Wafer-level packaging - Wikipedia

    en.wikipedia.org/wiki/Wafer-level_packaging

    A wafer-level package attached to a printed-circuit board. Wafer-level packaging (WLP) is a process in integrated circuit manufacturing where packaging components are attached to an integrated circuit (IC) before the wafer – on which the IC is fabricated – is diced. In WLP, the top and bottom layers of the packaging and the solder bumps are ...

  9. Die (integrated circuit) - Wikipedia

    en.wikipedia.org/wiki/Die_(integrated_circuit)

    Typically, integrated circuits are produced in large batches on a single wafer of electronic-grade silicon (EGS) or other semiconductor (such as GaAs) through processes such as photolithography. The wafer is cut into many pieces, each containing one copy of the circuit. Each of these pieces is called a die.